首页> 外文会议>IEEE International Conference on Ultra-Wideband >A 90nm CMOS 5-bit 2GS/s DAC for UWB transceivers
【24h】

A 90nm CMOS 5-bit 2GS/s DAC for UWB transceivers

机译:用于UWB收发器的90nm CMOS 5位2GS / s DAC

获取原文

摘要

A 5-bit 2GS/s current-steering D/A converter for ultra-wideband (UWB) transceivers is presented in this paper. It is based on a full-binary weighted architecture and achieves better than 10-bit static linearity without calibration. The DAC occupies 0.5mm × 0.75mm in a standard 90nm CMOS technology. A spurious-free dynamic range (SFDR) of more than 30dB has been measured over the complete Nyquist interval at sampling frequencies of 2GS/s. The power consumption at a 2GHz clock frequency for a near-Nyquist sinusoidal output signal equals only 12mW. For UWB signals, which have about 500MHz bandwidth, the DAC consumes even less than 8mW.
机译:本文提出了用于超宽带(UWB)收发器的5位2GS / S电流转向D / A转换器。它基于全二进制加权架构,并且在没有校准的情况下达到10位静态线性。 DAC以标准90nm CMOS技术占用0.5mm×0.75mm。在采样频率为2GS / s的完整奈奎斯特间隔,测量了超过30dB的无纤维动态范围(SFDR)。近奈奎斯正弦输出信号的2GHz时钟频率下的功耗仅12MW。对于具有大约500MHz带宽的UWB信号,DAC甚至消耗小于8MW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号