首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 1.8mW 2MHz-BW 66.5dB-SNDR △∑ ADC Using VCO-Based Integrators with Intrinsic CLA
【24h】

A 1.8mW 2MHz-BW 66.5dB-SNDR △∑ ADC Using VCO-Based Integrators with Intrinsic CLA

机译:使用基于VCO的集成商与内在CLA的基于VCO的集成商1.8mW 2MHz-BW 66.5dB-SNDRΣADC

获取原文

摘要

This paper presents a scaling-friendly continuous-time closed-loop VCO-based AE ADC. It uses the VCO as both quantizer and integrator, and thus, obviates the need for power-hungry scaling-unfriendly OTAs and precision comparators. It arranges two VCOs in a pseudo-differential manner, which cancels out even-order distortions. More importantly, it brings an intrinsic clocked averaging (CLA) capability that automatically addresses DAC mismatches. The prototype ADC in 130nm CMOS occupies a small area of 0.03mm~2 and achieves 66.5dB SNDR over 2MHz BW while sampling at 300MHz and consuming 1.8mW under a 1.2V power supply. It can also operate with a low analog supply of 0.7V and achieves 65.8dB SNDR while consuming 1.1mW. The corresponding figure-of-merits (FOMs) for the two cases are 0.25pJ/step and 0.17pJ/step respectively.
机译:本文介绍了一种缩放友好的连续时间闭环VCO-ADC。它使用VCO作为量化器和集成器,因此,避免了对电源饥饿的缩放不友好的OTA和精密比较器的需求。它以伪差分方式排列两个vcos,这取消了偶然的扭曲。更重要的是,它带来了一个内在的时钟平均(CLA)能力,可自动解决DAC不匹配。 130nm CMOS中的原型ADC占据了0.03mm〜2的小面积,并在300MHz上采样,在1.2V电源下耗尽1.8MW的达到66.5dB的SNDR。它还可以使用0.7V的低模拟电源运行,并在耗尽1.1MW的同时实现65.8dB的SNDR。这两种情况的相应艺术(FOM)分别为0.25pj /步和0.17pj / spe。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号