...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Second-Order Purely VCO-Based CT ΔΣ ADC Using a Modified DPLL Structure in 40-nm CMOS
【24h】

A Second-Order Purely VCO-Based CT ΔΣ ADC Using a Modified DPLL Structure in 40-nm CMOS

机译:基于二阶VCO的CTΔΣADC,在40-NM CMOS中使用改进的DPLL结构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This article presents a power-efficient purely voltage-controlled oscillator (VCO)-based second-order continuous-time (CT) $Delta Sigma $ analog-to-digital converter (ADC), featuring a modified digital phase-locked loop (DPLL) structure. The proposed ADC combines a VCO with a switched-ring oscillator (SRO)-based time-to-digital converter (TDC), which enables second-order noise shaping without any operational transconductance amplifiers (OTAs). The nonlinearity of the front-end VCO is mitigated by putting it inside a closed loop. An array of phase/frequency detectors (PFDs) is used to relax the requirement on the VCO center frequency and thus reduces the VCO power and noise. The proposed architecture also realizes an intrinsic tri-level data-weighted averaging (DWA). A prototype chip is fabricated in a 40-nm CMOS process. The proposed ADC achieves a peak signal-to-noise-and-distortion ratio (SNDR) of 69.4 dB over 5.2-MHz bandwidth, while operating at the 260 MS/s and consuming 0.86 mW from a 1.1-V supply.
机译:本文介绍了高效纯电压控制振荡器(VCO)的基于二阶连续时间(CT)$ Delta Sigma $模数转换器(ADC),具有修改的数字锁相环(DPLL)结构。所提出的ADC将VCO与基于交换环振荡器(SRO)的时对数字转换器(TDC)组合,这使得在没有任何操作跨导放大器(OTA)的情况下能够进行二阶噪声整形。通过将前端VCO放入闭环内来减轻前端VCO的非线性。相位/频率检测器(PFD)阵列用于放宽对VCO中心频率的要求,从而降低了VCO功率和噪声。所提出的架构还实现了内在的三级数据加权平均(DWA)。原型芯片在40nm CMOS工艺中制造。所提出的ADC实现了69.4 dB的峰值信号 - 噪声和失真率超过5.2MHz的带宽,同时在260 ms / s的情况下操作,并从1.1V电源消耗0.86 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号