首页> 外文会议>IEEE Custom Integrated Circuits Conference >Synthesis of Optimal On-Chip Baluns
【24h】

Synthesis of Optimal On-Chip Baluns

机译:最佳芯片板的合成

获取原文

摘要

We describe a method for synthesizing on-chip baluns. The method involves creating a scalable transformer model from electromagnetic (EM) simulations. Using this model, a quick search through the design space produces an optimal balun. The search may include constraints on insertion loss, return loss, area, etc. We used this method to design baluns for common wireless applications. The baluns were fabricated in a 90nm RF CMOS process and measured. They were found to have good performance with insertion loss less than 1.5dB, return loss of about 16dB, phase imbalance of 0.25° and amplitude imbalance of 0.25dB. These characteristics are equal to or better than those of off-chip baluns while requiring significantly less area.
机译:我们描述了一种合成片上平衡的方法。该方法涉及从电磁(EM)模拟中创建可伸缩变压器模型。使用此模型,通过设计空间快速搜索,会产生最佳的平衡。搜索可能包括对插入损耗,返回损耗,区域等的约束。我们使用这种方法为普通无线应用程序设计BalUns。 BalUns在90nm的RF CMOS工艺中制造并测量。发现它们具有良好的性能,插入损耗小于1.5dB,返回损耗约为16dB,相位不平衡为0.25°,幅度不平衡为0.25dB。这些特性等于或优于片外平衡的运动,同时需要显着更少的区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号