首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Fault-Tolerant Clock Synchronization with High Precision
【24h】

Fault-Tolerant Clock Synchronization with High Precision

机译:具有高精度的容错时钟同步

获取原文

摘要

We present the first FPGA implementation of a distributed clock synchronization algorithm with sub-nanosecond skews that can tolerate arbitrary faults of individual components. Each of n nodes is equipped with its own quartz oscillator and the nodes broadcast their clock pulses to enable synchronization. The algorithm provably maintains synchronization even if fewer than n/3 nodes exhibit arbitrary faulty behavior. Moreover, aslong as more than 2n/3 nodes remain synchronized, nodes will recover and resynchronize after transient faults. Using 4 boards with Cyclone IV FPGAs, our implementation achieves precision better than 300 ps. This is in accordance with the worst-case precision of 870 ps predicted by theory. Furthermore, our experiments demonstrate that nodes recover from transient faults as described above. Finally, frequency stability of the overall system improved by an order of magnitude.
机译:我们介绍了具有分布式时钟同步算法的第一个FPGA实现,具有可以容忍各个组件的任意故障的子纳秒偏斜。每个N节点都配备了自己的石英振荡器,节点广播其时钟脉冲以实现同步。即使少于N / 3节点,该算法可证明即使少于N / 3节点也表现出任意故障行为。此外,由于2n / 3个节点的Aslong保持同步,节点将在瞬态断层后恢复和重新同步。使用带有Cyclone IV FPGA的4个电路板,我们的实施实现了优化优化,优化超过300 ps。这是根据理论预测的870 PS的最坏情况精度。此外,我们的实验表明节点从如上所述从瞬态故障中恢复。最后,整个系统的频率稳定性提高了一个数量级。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号