首页> 外文会议>IEEE International Symposium on Information Theory >Guaranteed error correction of faulty bit-flipping decoders under data-dependent gate failures
【24h】

Guaranteed error correction of faulty bit-flipping decoders under data-dependent gate failures

机译:在数据相关的门故障下保证错误的位翻转解码器的错误校正

获取原文

摘要

In this paper we analyze the effect of hardware unreliability to performance of bit-flipping decoders of low-density parity-check (LDPC) codes. We apply expander arguments to show that the simple parallel bit flipping decoder, built partially from faulty gates, can correct a linear fraction of worst case channel errors, when gate failures are correlated and dependent on the switching activity of logic gates. In addition, we provide a lower bound on the guaranteed error correction of LDPC codes with left degree of at least eight.
机译:在本文中,我们分析了硬件不可靠性对低密度奇偶校验(LDPC)码的比特翻转解码器的性能的影响。我们应用扩展器参数以表明,当门故障相关并取决于逻辑门的切换活动时,可以纠正最坏情况信道错误的单个平行位翻转解码器。此外,我们提供了LDPC代码的保证纠错的下限,左侧至少为八个。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号