首页> 外文会议>IEEE International Symposium on Hardware-Oriented Security and Trust >Cycle-Accurate Information Assurance by Proof-Carrying Based Signal Sensitivity Tracing
【24h】

Cycle-Accurate Information Assurance by Proof-Carrying Based Signal Sensitivity Tracing

机译:通过基于携带的信号敏感性跟踪进行循环准确的信息保证

获取原文

摘要

We propose a new information assurance model which can dynamically track the information flow in circuit designs and hence protect sensitive data from malicious leakage. Relying on the Coq proof assistant platform, the new model maps register transfer level (RTL) codes written in hardware description languages (HDLs) into structural Coq representatives by assigning all input, output, and internal signal sensitivity levels. The signal sensitivity levels can be dynamically adjusted after each clock cycle based on proposed signal sensitivity transition rules. The development of data secrecy properties and theorem generation functions makes the translation process from security properties to Coq theorems independent of target circuits and, for the first time, makes it possible to construct a property library, facilitating (semi) automation of the proof. The proposed cycle accurate information assurance scheme is successfully demonstrated on cryptographic circuits with various complexities from a small-scale DES encryption core to a state-of-the-art AES encryption design prohibiting the leakage of sensitive information caused by hardware Trojans inserted in RTL codes.
机译:我们提出了一种新的信息保证模型,可以动态地跟踪电路设计中的信息流,从而保护敏感数据免受恶意泄漏。依靠COQ验证助理平台,通过分配所有输入,输出和内部信号灵敏度水平,以硬件描述语言(HDL)编写的寄存器传输级别(RTL)代码映射到结构COQ代表。基于所提出的信号灵敏度转换规则,可以在每个时钟周期之后动态地调整信号灵敏度水平。数据保密属性和定理生成函数的开发使得从安全性属性到COQ定理的转换过程,它独立于目标电路,并且首次使得可以构建属性库,促进(半)自动化证明的自动化。提出的周期准确的信息保证方案在加密电路上成功展示了从小型DES加密核心到最先进的AES加密设计,禁止在RTL代码中插入的硬件特洛伊木马引起的敏感信息泄漏。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号