首页> 外文会议>IEEE International Symposium on Circuits and Systems >Noise Immune, Low-Skew, Pulse Width Retainable Analog Glitch-Filter
【24h】

Noise Immune, Low-Skew, Pulse Width Retainable Analog Glitch-Filter

机译:噪音免疫,低偏斜,脉冲宽度可保留的模拟毛孔过滤器

获取原文

摘要

Slow, noise-prone IC interfaces such as I2C and SPI require input buffers with a glitch filter circuit to suppress input spikes of a given pulse width. This glitch filter is conventionally implemented as an analog RC circuit whose resistor and capacitor values are chosen according to the pulse width to be suppressed. Such a topology suffers from duty cycle distortion, pulse clipping and supply noise susceptibility - issues that could produce both functional as well as critical timing failures at system level. Our work addresses these issues by proposing an analog glitch filter that employs a combination of feed-back and feed-forward circuit elements, with minimal area overhead with respect to conventional schemes.
机译:慢,噪音易于IC接口,如我 2 C和SPI要求使用毛刺滤波器电路的输入缓冲器抑制给定脉冲宽度的输入尖峰。该毛刺滤波器通常被实现为模拟RC电路,其电阻器和电容器值根据要抑制的脉冲宽度选择。这种拓扑遭受占空比失真,脉冲剪裁和供应噪声敏感性 - 可能产生功能的问题以及系统级别的关键时序故障。我们的工作通过提出采用反馈和前馈电路元件的组合的模拟毛刺滤波器来解决这些问题,相对于传统方案,具有最小区域开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号