首页> 外文会议>IEEE International Symposium on Circuits and Systems >A two-level hybrid select logic for wide-issue superscalar processors
【24h】

A two-level hybrid select logic for wide-issue superscalar processors

机译:用于宽发行Superscalar处理器的两级混合选择逻辑

获取原文

摘要

In a superscalar processor, select logic within the critical path of the instruction queue has become a performance bottleneck. This paper presents a high speed, two-level, hybrid select logic for wide-issue processors. The first level reduces delay by performing parallel age-based selection, and final arbitration is achieved in the second level with simple position-based select logic. The hybrid select logic circuits were implemented in dynamic logic on IBM 0.13/spl mu/m technology. Simulation shows 36% reduction in delay with less than 1% IPC degradation compared to the conventional design.
机译:在SupersCalar处理器中,在指令队列的关键路径中选择逻辑已成为性能瓶颈。本文介绍了广播处理器的高速,双层混合选择逻辑。第一级通过执行并行年龄为基于年龄的选择来减少延迟,并且在第二级实现最终仲裁,其中基于单独的位置选择逻辑。混合选择逻辑电路是在IBM 0.13 / SPL MU / M技术的动态逻辑中实现的。与传统设计相比,仿真显示延迟的延迟减少36%,较少的IPC劣化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号