首页> 外文会议>IEEE International Symposium on Circuits and Systems >Towards an optimised VLSI design algorithm for the constant matrix multiplication problem
【24h】

Towards an optimised VLSI design algorithm for the constant matrix multiplication problem

机译:朝着恒定矩阵乘法问题的优化VLSI设计算法

获取原文

摘要

The efficient design of multiplierless implementations of constant matrix multipliers is challenged by the huge solution search spaces even for small scale problems. Previous approaches tend to use hill-climbing algorithms risking sub-optimal results. The proposed algorithm avoids this by exploring parallel solutions. The computational complexity is tackled by modelling the problem in a format amenable to genetic programming and hardware acceleration. Results show an improvement on state of the art algorithms with future potential for even greater savings.
机译:恒定矩阵乘法器的常量实现的高效设计是由巨大的解决方案搜索空间挑战,即使对于小规模问题也是如此。以前的方法倾向于使用攀爬算法冒着次优效果的攀爬算法。所提出的算法通过探索并行解决方案来避免这种情况。通过以遗传编程和硬件加速的格式建模问题来解决计算复杂性。结果表明,甚至更高的潜力,甚至更高的潜力都有改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号