首页> 外文会议>IEEE International Symposium on Circuits and Systems >VLSI ARCHITECTURE OF THE RECONFIGURABLE COMPUTING ENGINE FOR DIGITAL SIGNAL PROCESSING APPLICATIONS
【24h】

VLSI ARCHITECTURE OF THE RECONFIGURABLE COMPUTING ENGINE FOR DIGITAL SIGNAL PROCESSING APPLICATIONS

机译:用于数字信号处理应用的可重新配置计算引擎的VLSI架构

获取原文

摘要

In this paper, a novel reconfigurable computing engine for digital signal processing applications is proposed. The kernel component of the reconfigurable computing (RC) engine is the general-purpose processing cluster (GPPC) array, which is constructed of the GPPCs, as an MIMD model to achieve high flexibility for mapping applications and algorithms to the RC engine. GPPC performs the data-parallelism operations efficiently using the SIMD insturctions. Therefore, GPPC can not only execute the 32-bit operations but also perform 4-way 8-bit operations or 2-way 16-bit operations simultaneously. For the efficient connectivity, the inter-GPPC-row reconfigurable network is also proposed to achieve the requirements of high flexibility, low complexity, small area and short network delay.
机译:本文提出了一种用于数字信号处理应用的新型可重构计算引擎。可重新配置计算(RC)引擎的内核分量是由GPPC构建的通用处理群集(GPPC)阵列,作为MIMD模型,以实现用于将应用程序和算法映射到RC发动机的高灵活性。 GPPC使用SIMD Insturctions有效地执行数据并行性操作。因此,GPPC不仅可以执行32位操作,还可以同时执行4路8位操作或2路16位操作。为了实现有效的连接,还提出了GPPC间可重新配置网络,以实现高灵活性,低复杂性,小面积和短路延迟的要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号