首页> 外文会议>IEEE International Symposium on Circuits and Systems >A Low power 10bit 500kS/s delta-modulated SAR ADC (DMSAR ADC) for implantable medical devices
【24h】

A Low power 10bit 500kS/s delta-modulated SAR ADC (DMSAR ADC) for implantable medical devices

机译:用于植入式医疗设备的低功耗10位500kS / s增量调制SAR ADC(DMSAR ADC)

获取原文

摘要

An architecture of SAR ADC called the delta-modulated SAR ADC (DMSAR ADC) is proposed and designed for medical device applications. In the proposed DMSAR ADC, only the voltage difference between two successive samples is resolved to reduce the conversion steps and decrease the power consumption per channel up to 66%. The experimental chip is implemented in 0.18μm CMOS technology. At the digital supply voltage of 1.35V and Vref=1.00V, the measured power consumption per channel is 1.38μW (2.71μW) and the measured SNDR is 56.68dB (53.89 dB) for Fin=10Hz (7kHz). The ENOB is 9.12b and FoM is 39.54fJ/step.
机译:提出了一种称为增量调制SAR ADC(DMSAR ADC)的SAR ADC体系结构,并设计用于医疗设备应用。在所提出的DMSAR ADC中,仅解决了两个连续采样之间的电压差,以减少转换步骤并将每通道功耗降低多达66%。实验芯片采用0.18μmCMOS技术实现。在1.35V和Vref = 1.00V的数字电源电压下,对于Fin = 10Hz(7kHz),测得的每通道功耗为1.38μW(2.71μW),测得的SNDR为56.68dB(53.89 dB)。 ENOB为9.12b,FoM为39.54fJ / step。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号