首页> 外文会议>IEEE International Symposium on Circuits and Systems >An 8.1 ENOB 10bit 400MS/s Pipelined ADC Using SAR and Sub-ranging Flash
【24h】

An 8.1 ENOB 10bit 400MS/s Pipelined ADC Using SAR and Sub-ranging Flash

机译:8.1 ENOB 10bit 400ms / s流水线ADC使用SAR和Sub-ranging Flash

获取原文

摘要

This paper proposes a pipeline ADC consisting of a first stage SAR ADC and a second stage Flash ADC. This ADC has a 10-bit resolution at 0.9 V power supply voltage and operates at 400 MS/s. The first stage SAR ADC is 6bit resolution, operates in an asynchronous type, and calibrates the offset of the internal comparator before normal operation of the ADC. The second stage Flash ADC outputs 5 bit digital outputs, and a sub-ranging scheme is used to reduce the number of pre-amplifier required. This prototype ADC is manufactured using 28nm CMOS process and consumes 4.55mW power at 400MS/s operation at 0.9V supply voltage, and the chip area is 0.011mm2. The SNDR of 50.5 dB at input frequency 1 MHz, the SNDR of 45.2 dB at 100 MHz input was obtained.
机译:本文提出了一种由第一阶段SAR ADC和第二级闪光ADC组成的管道ADC。 该ADC具有0.9 V电源电压的10位分辨率,并在400 ms / s处运行。 第一阶段SAR ADC是6位分辨率,以异步类型运行,并在ADC的正常操作之前校准内部比较器的偏移量。 第二级闪存ADC输出5位数字输出,并且使用子测距方案来减少所需的预放大器的数量。 该原型ADC采用28nm CMOS工艺制造,并在0.9V电源电压下消耗400ms / s操作4.55mW功率,芯片面积为0.011mm 2 。 输入频率为50.5 dB的SNDR,1 MHz,45.2dB的SNDR为100MHz输入。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号