首页> 外文会议>IEEE Asian Solid State Circuits Conference >A 12b 1.7GS/s two-times interleaved DAC with #x003C;-62dBc IM3 across Nyquist using a single 1.2V supply
【24h】

A 12b 1.7GS/s two-times interleaved DAC with #x003C;-62dBc IM3 across Nyquist using a single 1.2V supply

机译:使用单个1.2V电源,12B 1.7GS / s两倍于横跨奈奎斯特跨奈奎斯特交织DAC

获取原文

摘要

A two-times interleaved DAC using only a single supply voltage in a standard 65nm CMOS technology is presented. The interleaving architecture suppresses most of the non-idealities commonly found in high-speed DACs. Spurs generated by the interleaved architecture are suppressed by a novel calibration algorithm. The design achieves IM3 levels below −62dB across Nyquist with a clock frequency of 1.7GHz. The circuit's active area is 0.4mm2 and the power consumption is 70mW from a nominal 1.2V supply.
机译:呈现了在标准65nm CMOS技术中仅使用单个电源电压的两倍交织DAC。交织体系结构抑制了高速DAC中常见的大多数非理想。由交错架构生成的马刺被新颖的校准算法抑制。该设计在奈奎斯特达到-62dB以下的IM3水平,时钟频率为1.7GHz。电路的有效区域为0.4mm 2 ,功耗从标称1.2V电源耗电为70mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号