首页> 外文会议>International Symposium on Electronic System Design >SoC Time to Market Improvement through Device Driver Reuse: An Industrial Experience
【24h】

SoC Time to Market Improvement through Device Driver Reuse: An Industrial Experience

机译:通过重复使用设备驱动程序来缩短SoC的上市时间:行业经验

获取原文

摘要

With growing complexity of semiconductor devices due to increase in the functionality along with reduced time to market requirements, the semiconductor companies strive to deliver zero defect products and the associated software in short development cycles. In reduced product development cycle customers expect a quality device and reliable software like device drivers, protocol stacks and other middleware package from semiconductor suppliers. The SoC verification infrastructure reuse has the potential to significantly reduce verification cycle time and reduce overall time to market for SoC delivery. In this paper the approach of using the low level software device drivers for front-end SoC functional verification and validation is taken. The same device drivers also run under the customer's application. This approach enables the verification environment to cover system level scenario testing with the added advantage of checking all possible future issues that may occur at customer end if escaped. In this technique the reusable verification stimulus is written on top of existing Verilog, SystemVerilog verification components and software device drivers. The observed benefits of this technique are reduced time required for setting up simulation and emulation testbench, low level driver validation and ease of stimulus generation for complex scenarios. The advantage with this approach is the early verification of device driver software hence reducing the device driver and related software development cycle time. This methodology led to around 50% reduction in emulation testbench setup time. Initial applications are also enabled on this infrastructure for the customer demos.
机译:随着功能的增加以及上市时间的缩短,半导体器件的复杂性不断提高,半导体公司努力在短的开发周期内交付零缺陷产品和相关的软件。在缩短的产品开发周期中,客户期望半导体供应商提供高质量的设备和可靠的软件,例如设备驱动程序,协议栈和其他中间件软件包。 SoC验证基础架构的重用潜力可显着减少验证周期时间,并缩短SoC交付市场的总时间。本文采用将低级软件设备驱动程序用于前端SoC功能验证和确认的方法。相同的设备驱动程序也可以在客户的应用程序下运行。这种方法使验证环境能够覆盖系统级场景测试,并具有检查如果逃脱可能在客户端发生的所有将来可能出现的问题的附加优势。在这种技术中,可重用的验证激励被写在现有的Verilog,SystemVerilog验证组件和软件设备驱动程序之上。观察到的该技术的好处是减少了设置仿真和仿真测试台所需的时间,低级驱动程序验证以及在复杂情况下易于生成激励。这种方法的优点是可以早期验证设备驱动程序软件,从而减少了设备驱动程序和相关软件开发周期的时间。这种方法使仿真测试台建立时间减少了约50%。还可以在此基础架构上为客户演示启用初始应用程序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号