首页> 外文会议>2011 7th Southern Conference on Programmable Logic >Architecture driven memory allocation for FPGA based real-time video processing systems
【24h】

Architecture driven memory allocation for FPGA based real-time video processing systems

机译:基于FPGA的实时视频处理系统的架构驱动的内存分配

获取原文

摘要

In this paper, we present an approach that uses information about the FPGA architecture to achieve optimized allocation of embedded memory in real-time video processing system. A cost function defined in terms of required memory sizes, available block- and distributed-RAM resources is used to motivate the allocation decision. This work is a high-level exploration that generates VHDL RTL modules and synthesis constraint files to specify memory allocation. Results show that the proposed approach achieves appreciable reduction in block RAM usage over previous logic to memory mapping approach at negligible increase in logic usage.
机译:在本文中,我们提出了一种使用有关FPGA架构的信息的方法,以实现实时视频处理系统中的嵌入式内存的优化分配。在所需的存储器大小,可用块和分布式RAM资源方面定义的成本函数用于激励分配决策。这项工作是一种高级探索,可以生成VHDL RTL模块和综合约束文件来指定内存分配。结果表明,该方法在逻辑使用情况下可忽略不计的逻辑逻辑上实现了对存储器映射方法的块RAM的明显降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号