首页> 外文会议>Asia-Pacific Signal and Information Processing Association Annual Summit and Conference >An inter-frame/inter-view cache architecture design for multi-view video decoders
【24h】

An inter-frame/inter-view cache architecture design for multi-view video decoders

机译:多视图视频解码器的帧间/视图间缓存架构设计

获取原文

摘要

In this paper we propose a low-bandwidth two-level inter-frame/inter-view cache architecture for a view scalable multi-view video decoder, which adopts two decoder cores to decode multi-view videos in parallel. The first level L1 cache is developed for the single video decoder core, which is able to reduce 60% bandwidth in doing inter-frame prediction in average. Moreover, we develop the second level L2 cache architecture to reuse the same reference data for doing inter-view prediction among different decoder cores, which can further reduce 35% bandwidth. By adopting the proposed two-level cache architecture for doing inter-frame/inter-view prediction, we can reduce 80% bandwidth through a view scalable multi-view video decoder implementation, which achieves real-time HD1080 dual-view video decoding.
机译:在本文中,我们提出了一种用于视图可伸缩的多视图视频解码器的低带宽两级间/视图间缓存架构,其采用两个解码器核心并行地解码多视图视频。第一级L1缓存是为单个视频解码器核开发的,能够平均减少帧间预测的60%带宽。此外,我们开发第二级L2高速缓存架构,以重复使用相同的参考数据以进行不同解码器核心的视图间预测,这可以进一步降低35%的带宽。通过采用建议的两级高速缓存架构进行帧间/视图间预测,我们可以通过视图可扩展的多视图视频解码器实现来降低80%的带宽,这实现了实时HD1080双视图视频解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号