首页> 外文会议>Proceedings of the 3rd Asia Symposium on Quality Electronic Design >A fully on-chip throughput measurement system for multi-gigabits/s on-chip interconnects
【24h】

A fully on-chip throughput measurement system for multi-gigabits/s on-chip interconnects

机译:完整的片上吞吐量测量系统,用于数千兆位的片上互连

获取原文

摘要

On-chip test circuits are key components for testing of sophisticated System on Chips (SoCs). This paper presents a fully on-chip test system to characterize high-speed on-chip interconnects. It measures the maximum data-rate at which an on-chip interconnect scheme can work (throughput). The proposed system is based on signature analysis technique. The components of the proposed system are chosen such that it can handle Bit Error Rate (BER) of the order of 10−8. The test system is designed and laid out in 180nm CMOS technology. It can characterize the interconnect operating at data rates as high as 1.66 Gbps even in the worst process corner. Simulations using the device parameters measured from a test chip made in the same technology indicate that the measurable throughput by the proposed test system is 1.85 Gbps for that run. Even in the presence of temperature variations, the proposed system can handle highest possible throughput of the interconnects.
机译:片上测试电路是测试复杂的片上系统(SoC)的关键组件。本文提出了一种完整的片上测试系统,以表征高速片上互连。它测量片上互连方案可以工作的最大数据速率(吞吐量)。所提出的系统基于签名分析技术。选择所提出的系统的组件,使得它可以处理10 -8 数量级的误码率(BER)。测试系统采用180nm CMOS技术进行设计和布局。即使在最恶劣的工艺条件下,它也可以表征以高达1.66 Gbps的数据速率运行的互连。使用从采用相同技术制造的测试芯片测得的设备参数进行的仿真表明,所建议的测试系统在该运行中可测量的吞吐量为1.85 Gbps。即使存在温度变化,所提出的系统也可以处理互连的最大可能吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号