首页> 外文会议>Proceedings of the 3rd Asia Symposium on Quality Electronic Design >0.18um low voltage 12-bit successive-approximation-register analog-to-digital converter (SAR ADC)
【24h】

0.18um low voltage 12-bit successive-approximation-register analog-to-digital converter (SAR ADC)

机译:0.18um低压12位逐次逼近寄存器模数转换器(SAR ADC)

获取原文

摘要

This paper presents a 0.18um process Successive-Approximation Register Analog-to-Digital Converter (SAR ADC) design that can operate at a low voltage of minimum 1.4V across process corners and temperature with the power consumption of less than 100uW. The design comprises three main blocks namely a fully differential latched comparator, binary-weighted capacitors Digital-to-Analog Converter (DAC) and a SAR digital control logic module. The SAR ADC was designed to work at a minimum of 1.4V to cater to the 1.5V AA-battery +/−10% and accepts a maximum clock frequency of 500 kHz. In order to reduce the current consumption, this design uses the capacitors in the DAC as the sample-and-hold (S/H) component, together with a hybrid DAC architecture. The pre-amp used before the comparator has folded-cascode configuration to enable it to work at a low voltage level and differential outputs to account for noise cancellation. This circuit was designed using Silterra C18G 0.18um process.
机译:本文提出了一种0.18um工艺逐次逼近寄存器模数转换器(SAR ADC)设计,该器件可以在工艺角和温度范围内以最小1.4V的低压工作,功耗低于100uW。该设计包括三个主要模块,即全差分锁存比较器,二进制加权电容器数模转换器(DAC)和SAR数字控制逻辑模块。 SAR ADC设计为最低工作电压为1.4V,可满足1.5V AA电池+/- 10%的要求,并接受500 kHz的最大时钟频率。为了降低电流消耗,本设计将DAC中的电容器用作采样保持(S / H)组件,并采用了混合DAC架构。比较器具有折叠级联配置之前使用的前置放大器,使其能够在低电压电平下工作,差分输出则可消除噪声。该电路是使用Silterra C18G 0.18um工艺设计的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号