首页> 外文会议>2011 International Symposium on Electronic System Design >Vedic Divider: Novel Architecture (ASIC) for High Speed VLSI Applications
【24h】

Vedic Divider: Novel Architecture (ASIC) for High Speed VLSI Applications

机译:Vedic Divider:适用于高速VLSI应用的新型架构(ASIC)

获取原文

摘要

Vedic Mathematics is the ancient methodology of Indian mathematics which has a unique computational technique for calculations based on 16 Sutras (Formulae). Novel divider architecture for high speed VLSI application using such ancient methodology is presented in this paper. Propagation delay and dynamic power consumption of a divider circuitry were minimized significantly by removing unnecessary recursion through Vedic division methodology. The functionality of these circuits was checked and performance parameters like propagation delay and dynamic power consumption were calculated by spice spectre using 90nm CMOS technology. The propagation delay of the resulting 16-bit binary dividend by an 8-bit divisor circuitry was only ~10.5ns and consumed ~24µW power for a layout area of ~10.25 mm2. By combining Boolean logic with ancient Vedic mathematics, substantial amount of iteration were eliminated that resulted in ~45% reduction in delay and ~30% reduction in power compared with the mostly used (Digit Recurrence, Convergence & Series Expansion) architectures.
机译:Vedic Mathematics是印度数学的古代方法,其具有基于16个Sutras(公式)的计算的独特计算技术。本文介绍了使用这种古代方法的高速VLSI应用的新型分频器架构。通过消除通过Vedic划分方法的不必要的递归,显着地减少了分隔电路的传播延迟和动态功耗。检查这些电路的功能,并使用90nm CMOS技术计算Spice Specter等传播延迟和动态功耗等性能参数。由8位除数电路产生的16位二进制分红的传播延迟仅为〜10.5ns,并为布局面积为约10.25mm2而消耗〜24μw功率。通过将布尔逻辑与古代Vedic数学相结合,消除了大量的迭代,导致延迟〜45%的延迟减少,功率减少约为30%,而且与大多数使用的(数字复发,收敛&串联扩展)架构相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号