首页> 外文会议>2011 IEEE Workshop on Signal Processing Systems >Methodology and technique to improve throughput of FPGA-based Cal dataflow programs: Case study of the RVC MPEG-4 SP Intra decoder
【24h】

Methodology and technique to improve throughput of FPGA-based Cal dataflow programs: Case study of the RVC MPEG-4 SP Intra decoder

机译:改进基于FPGA的Cal数据流程序的吞吐量的方法和技术:RVC MPEG-4 SP帧内解码器的案例研究

获取原文

摘要

The specification of complex signal processing systems in hardware by means of HDL is no longer the appropriate way since they are known to be time consuming to design, and less flexible to extend features. Recently, Cal dataflow language was specified to increase productivity and scalability, with ability to synthesize to HDL for hardware implementation. In this paper, a new methodology to improve throughput of dataflow-based hardware designs is given by analyzing Cal programs using the profiling tool. As a case study, we analyzed the RVC MPEG-4 SP Intra decoder and found that the texture decoding part has the highest improvement factor. We have also introduced the luminance texture splitting technique as the improvement method by increasing the level of parallelism in the decoder. Experimental results of implementation on Virtex-5 FPGA confirmed our analysis with throughput increase of up to 50.5% with only 4.3% additional slice.
机译:通过HDL对硬件中的复杂信号处理系统进行规范不再是合适的方法,因为众所周知,它们设计很耗时,而扩展功能的灵活性却不高。最近,人们指定使用Cal数据流语言来提高生产力和可伸缩性,并能够将其综合为HDL以用于硬件实施。在本文中,通过使用性能分析工具分析Cal程序,给出了一种提高基于数据流的硬件设计吞吐量的新方法。作为案例研究,我们分析了RVC MPEG-4 SP帧内解码器,发现纹理解码部分具有最高的改进因子。我们还通过增加解码器中的并行度,引入了亮度纹理分割技术作为改进方法。在Virtex-5 FPGA上实施的实验结果证实了我们的分析,吞吐量提高了50.5%,而仅增加了4.3%的切片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号