首页> 外文会议>2011 IEEE/ACM International Conference on Computer-Aided Design >STT-RAM cell design optimization for persistent and non-persistent error rate reduction: A statistical design view
【24h】

STT-RAM cell design optimization for persistent and non-persistent error rate reduction: A statistical design view

机译:STT-RAM单元设计优化,可减少持久性和非持久性错误率:统计设计视图

获取原文
获取外文期刊封面目录资料

摘要

The rapidly increased demands for memory in electronic industry and the significant technical scaling challenges of all conventional memory technologies motivated the researches on the next generation memory technology. As one promising candidate, spin-transfer torque random access memory (STT-RAM) features fast access time, high density, non-volatility, and good CMOS process compatibility. However, like all other nano-scale devices, the performance and reliability of STT-RAM cells are severely affected by process variations, intrinsic device operating uncertainties and environmental fluctuations. In this work, we systematically analyze the impacts of CMOS and MTJ process variations, MTJ switching uncertainties induced by thermal fluctuations and working temperature on the performance and reliability of STT-RAM cells. A combined circuit and magnetic simulation platform is also established to quantitatively analyze the persistent and non-persistent error rates during the STT-RAM cell operations. Finally, an optimization flow and its effectiveness are depicted by using some STT-RAM cell designs as case study.
机译:电子工业中对存储器的需求快速增长,以及所有常规存储器技术面临的重大技术扩展挑战,推动了对下一代存储器技术的研究。自旋转移扭矩随机存取存储器(STT-RAM)是一种很有前途的候选产品,具有存取时间短,密度高,非易失性好以及与CMOS工艺兼容的特点。但是,像所有其他纳米级设备一样,STT-RAM单元的性能和可靠性会受到工艺变化,设备固有的操作不确定性和环境波动的严重影响。在这项工作中,我们系统地分析了CMOS和MTJ工艺变化,热波动和工作温度引起的MTJ开关不确定性对STT-RAM单元性能和可靠性的影响。还建立了组合的电路和磁仿真平台,以定量分析STT-RAM单元操作期间的持久性和非持久性错误率。最后,通过使用一些STT-RAM单元设计作为案例研究来描述优化流程及其有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号