【24h】

Design and implementation of HPF IP generator

机译:HPF IP生成器的设计与实现

获取原文

摘要

This work demonstrates the implementation of high-performance visual IP generator for High Pass (HP) filter using Microsoft Visual Studio 2008. The sum of multiple constant coefficient multiplications (MCM) is the major part in the HP filter. In the Visual IP Generator, we proposed a novel algorithm that can translate the sum of coefficient product term on behalf of HP filter into the sum of bit shifted term, and then uses Booth Algorithm as well as operation group reusable to minimize the number of bit shifted term for reducing adder used. The HP filter IP generated from this work is also compiled and simulated in Altera Quartus II and compared with the Altera FIR Compiler synthesized HP filter. The comparison results verified our implemented HP filter is better than the HP filter constructed by Altera FIR Compiler. Our design can be accomplished by three stages: set up HP filter parameters, establish the simplified adder tree using proposed novel algorithm, and synthesis the VHDL Code. Through these steps, user can save a lot of time and effort in designing and simulation a HP filter in VHDL code.
机译:这项工作演示了如何使用Microsoft Visual Studio 2008实现用于高通(HP)滤波器的高性能可视IP生成器。多个恒定系数乘法(MCM)的总和是HP滤波器的主要组成部分。在Visual IP Generator中,我们提出了一种新颖的算法,该算法可以将代表HP滤波器的系数乘积之和转换为位移项之和,然后使用Booth算法以及可重用的运算组来最大程度地减少位数减少使用的加法器的移位术语。通过这项工作生成的HP滤波器IP也可以在Altera Quartus II中进行编译和仿真,并与Altera FIR Compiler合成的HP滤波器进行比较。比较结果验证了我们实现的HP滤波器优于Altera FIR编译器构造的HP滤波器。我们的设计可以通过三个阶段完成:设置HP过滤器参数,使用提出的新颖算法建立简化的加法器树,以及合成VHDL代码。通过这些步骤,用户可以节省大量时间和精力来设计和仿真以VHDL代码编写的HP过滤器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号