首页> 外文会议>2011 International Conference on Electrical Engineering and Informatics >An FPGA implementation of a simple lossless data compression coprocessor
【24h】

An FPGA implementation of a simple lossless data compression coprocessor

机译:简单无损数据压缩协处理器的FPGA实现

获取原文

摘要

The paper describes a Field Programmable Gate Array (FPGA)-based lossless data compression coprocessor using implementing a compression method developed by Rice. We have implemented the Rice code (both encoder and decoder) for 8 bit/sample data on an FPGA Xilinx XC4005. The code has been designed to be optimal on 1.5 < H < 7.5 bits/sample, that is usually required in lossless image compression. The encoder and decoder can achieve 11.6 MHz and 19.4 MHz clock, respectively, where a 10 MHz clock corresponds to a 1.5 Mbits/s throughput. The XC4005 contains combinatorial logic units (CLU) and I/O pins. The Rice encoder uses 30% CLB F&G, 15% CLB H, 16% CLB FF, and 34% I/O pins. The Rice decoder uses 31% CLB F&G, 19% CLB H, 16% CLB FF, and 34% I/O pin. Hence, an X4005 is sufficient to implement both encoder and decoder.
机译:本文描述了一种基于赖斯(Rice)开发的压缩方法的基于现场可编程门阵列(FPGA)的无损数据压缩协处理器。我们已经在FPGA Xilinx XC4005上实现了8位/样本数据的莱斯代码(编码器和解码器)。该代码被设计为在1.5

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号