首页> 外文会议>2011 IEEE International Conference on Multimedia and Expo >Rate-distortion-complexity optimization for VLSI implementation of integer motion estimation in H.264/AVC encoder
【24h】

Rate-distortion-complexity optimization for VLSI implementation of integer motion estimation in H.264/AVC encoder

机译:H.264 / AVC编码器中用于整数运动估计的VLSI实现的速率失真复杂度优化

获取原文

摘要

In order to accommodate the wide range of applications and the corresponding platforms where the H.264/AVC standard is currently in place, one should be able to optimize the encoder's computational complexity with a careful selection of the coding configuration parameters. Motion estimation is the most time-consuming part of the encoder which constitutes up to 75% of the computational complexity. In this paper, the optimum selection of configuration parameters, including search range, reference frame, degree of down-sampling and number of truncation bits have been analyzed for the VLSI implementation of integer motion estimation in terms of distortion-complexity performance. Furthermore, the optimum parameter sets have been presented for different video sizes and different constraints on computational power.
机译:为了适应当前已存在H.264 / AVC标准的广泛应用和相应平台,应通过仔细选择编码配置参数来优化编码器的计算复杂度。运动估计是编码器最耗时的部分,占计算复杂度的75%。本文针对畸变复杂度性能,针对整数运动估计的VLSI实现,分析了配置参数的最佳选择,包括搜索范围,参考帧,下采样度和截断位数。此外,已经针对不同的视频大小和对计算能力的不同约束提出了最佳参数集。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号