首页> 外文会议>2011 IEEE Computer Society Annual Symposium on VLSI >Flexible Router Placement with Link Length and Port Constraints for Application-Specific Network-on-Chip Synthesis
【24h】

Flexible Router Placement with Link Length and Port Constraints for Application-Specific Network-on-Chip Synthesis

机译:具有链路长度和端口限制的灵活路由器放置,用于特定于应用的片上网络综合

获取原文

摘要

This paper presents a heuristic technique based on Particle Swarm Optimization (PSO) for finding the router positions from the available positions within the chip floor plan, so that the communication cost between cores is minimized, satisfying link length and router port constraints. Comparison with regular mesh-based NoC architectures and with custom architectures having routers positioned at the corners of the cores have been carried out. The results show significant reduction in communication cost.
机译:本文提出了一种基于粒子群优化(PSO)的启发式技术,可从芯片平面图内的可用位置中查找路由器位置,从而使内核之间的通信成本最小化,同时满足链路长度和路由器端口约束。已经与常规的基于网状的NoC架构进行比较,并与将路由器置于核心角落的定制架构进行了比较。结果表明,通信成本显着降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号