首页> 外文会议>2011 IEEE International Symposium on Circuits and Systems >A parallel and area-efficient architecture for deblocking filter and Adaptive Loop Filter
【24h】

A parallel and area-efficient architecture for deblocking filter and Adaptive Loop Filter

机译:用于去块滤波器和自适应环路滤波器的并行且高效的架构

获取原文

摘要

Adaptive Loop Filter (ALF) has been developed lately to improve the video coding performance. It is inserted between deblocking and inter-prediction, which makes deblocking and ALF very time-critical because they are conducted sequentially. In this paper, we propose an efficient architecture integrating deblocking and ALF for the decoder. The architecture not only implements deblocking and ALF in parallel but also reduces area cost as much as possible. These are achieved by shared hybrid organized memory architecture and one-block-two-edge parallel strategy using a novel filter order. The proposed architecture is implemented in verilog HDL and can achieve real-time decoding for 1080p @ 30 fps applications by working at 211MHz in a Xilinx Virtex-5 FPGA.
机译:最近开发了自适应环路滤波器(ALF)以提高视频编码性能。它被插入到解块和帧间预测之间,这使得解块和ALF非常紧要时间,因为它们是按顺序进行的。在本文中,我们为解码器提出了一种将去块和ALF集成在一起的有效架构。该体系结构不仅并行实现解块和ALF,而且还尽可能降低了区域成本。这些是通过共享的混合有组织的内存架构和采用新颖的滤波器顺序的单块两边缘并行策略来实现的。所提出的架构在verilog HDL中实现,并且可以通过在Xilinx Virtex-5 FPGA中以211MHz工作的方式实现1080p @ 30 fps应用的实时解码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号