首页> 外文会议>2011 IEEE International Solid-State Circuits Conference Digest of Technical Papers >A 4R2W register file for a 2.3GHz wire-speed POWER™ processor with double-pumped write operation
【24h】

A 4R2W register file for a 2.3GHz wire-speed POWER™ processor with double-pumped write operation

机译:具有双泵写操作的2.3GHz线速POWER™处理器的4R2W寄存器文件

获取原文

摘要

In multi-ported register files, memory cell size grows quadratically with the total number of ports due to wordline and bitline wiring. Reducing the number of physical access ports in a memory cell can thus lead to significant area and power savings as well as latency improvement. Double-pumped register files operate access ports twice in a single clock period to reduce area by halving the number of physical ports in the memory cell — a technique often confined to low-frequency applications. Replication of a memory cell in separate arrays halves the number of physical read ports in each copy. In this work, double-pumped write ports and replicated read ports are applied to a 4R2W register file in a highperformance microprocessor product [1]. This paper describes detailed implementation and measured hardware characteristics of this array and demonstrates a fast error correction scheme. The techniques used balance high efficiency and low latency and thus differ from previous work, in which double-pumped ports perform a write followed by a read in a very large register file [2] or where write ports are double-pumped without cell-level read port reduction [3].
机译:在多端口寄存器文件中,由于字线和位线的接线,存储单元的大小随端口总数的增加而平方增长。减少存储器单元中的物理访问端口的数量因此可以导致显着的面积和功率节省以及等待时间的改善。双抽寄存器文件在一个时钟周期内两次操作访问端口,以通过将存储单元中物理端口的数量减半来减小面积,该技术通常仅限于低频应用。在单独的阵列中复制存储单元将每个副本中的物理读取端口数量减半。在这项工作中,将双泵写端口和复制读端口应用于高性能微处理器产品中的4R2W寄存器文件[1]。本文介绍了该阵列的详细实现和测得的硬件特性,并演示了一种快速纠错方案。所使用的技术在高效率和低延迟之间取得了平衡,因此与以前的工作有所不同,在以前的工作中,双泵端口先执行写操作,然后在非常大的寄存器文件中进行读取[2],或者写端口在没有单元级的情况下进行双泵操作。读取端口减少[3]。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号