首页> 外文会议>10th IEEE International Conference on Computer and Information Technology >Implementation of Non-Pipelined and Pipelined Data Encryption Standard (DES) Using Xilinx Virtex-6 FPGA Technology
【24h】

Implementation of Non-Pipelined and Pipelined Data Encryption Standard (DES) Using Xilinx Virtex-6 FPGA Technology

机译:使用Xilinx Virtex-6 FPGA技术实现非管道和管道数据加密标准(DES)

获取原文

摘要

Data encryption process can easily be quite complicated and usually requires significant computation time and power despite significant simplifications. This paper discusses about pipelined and non-pipelined implementation of one of the most commonly used symmetric encryption algorithm, Data Encryption Standard (DES). The platform used for this matter is, Xilinx new high performance silicon foundation, Virtex-6 Field Programmable Gate Array technology. Finite state machine is used only in non-pipelined implementation, and it is not implemented for the pipelined approach. The testing of the implemented design shows that it is possible to generate data in 16 clock cycles when non-pipelined approach is employed. When pipelined approach is employed on the other hand, 17 clock signals are required for the initial phase only, and one clock signal is sufficient afterwards for each data generation cycle. The Very High Speed Integrated Circuit Hardware Description Language (VHDL) is used to program the design.
机译:数据加密过程很容易变得非常复杂,并且尽管进行了极大的简化,但通常仍需要大量的计算时间和功能。本文讨论了最常用的对称加密算法之一数据加密标准(DES)的流水线和非流水线实现。用于此问题的平台是Xilinx新型高性能硅基础,Virtex-6现场可编程门阵列技术。有限状态机仅用于非流水线实施,而不适用于流水线方法。对已实现设计的测试表明,当采用非流水线方法时,有可能在16个时钟周期内生成数据。另一方面,当采用流水线方法时,仅在初始阶段需要17个时钟信号,之后每个数据生成周期都需要一个时钟信号。超高速集成电路硬件描述语言(VHDL)用于对设计进行编程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号