首页> 外文会议>Source and Channel Coding (SCC 2010), 2010 >An interleaving scheme for efficient binary LDPC coded higher-order modulation
【24h】

An interleaving scheme for efficient binary LDPC coded higher-order modulation

机译:一种有效的二进制LDPC编码的高阶调制的交织方案

获取原文
获取外文期刊封面目录资料

摘要

This paper addresses bit-interleaving for low-density parity-check (LDPC) coded modulation in AWGN and Rayleigh channels. We present an interleaving scheme that accounts for the different bit reliabilities inherent to higher-order modulation and the unequal error protection (UEP) properties of irregular LDPC codes. Therefore, we analyze the UEP properties and introduce a metric indicating the influence of a bit node on the decoding process. Based on this and earlier results from related work we derive an intuitive interleaving scheme that improves the performance of LDPC coded modulation. The bit error rate is reduced with respect to the required Eb/N0 as well as the mean number of iterations performed by the decoder. The performance evaluation is based on the rate one-half and three-quarter LDPC codes with a block length of 1944 bits according to IEEE 802.11n and 256-QAM with Gray mapping. The simulation results show up to 0.5 dB modulation/coding gain for a Rayleigh channel. Furthermore, for certain signal-to-noise ratios the mean number of iterations for decoding is reduced by up to ten iterations. Hence, applying a dedicated interleaver to LDPC coded modulation systems increases the overall efficiency.
机译:本文解决了AWGN和Rayleigh信道中低密度奇偶校验(LDPC)编码调制的比特交织问题。我们提出了一种交织方案,该方案解决了高阶调制固有的不同比特可靠性以及不规则LDPC码的不等错误保护(UEP)属性。因此,我们分析UEP属性,并引入一个度量,该度量指示比特节点对解码过程的影响。基于此以及相关工作的早期结果,我们得出了一种直观的交织方案,该方案提高了LDPC编码调制的性能。相对于所需的E b / N 0 以及由解码器执行的平均迭代次数,降低了误码率。性能评估基于速率的一半和四分之三的LDPC码,其块长度为1944位(根据IEEE 802.11n和256-QAM,具有灰色映射)。仿真结果表明,瑞利信道的调制/编码增益高达0.5 dB。此外,对于某些信噪比,解码的平均迭代次数最多减少十次迭代。因此,将专用交织器应用于LDPC编码的调制系统可以提高整体效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号