首页> 外文会议>IEEE International Test Conference 2010 >Constrained ATPG for functional RTL circuits using F-Scan
【24h】

Constrained ATPG for functional RTL circuits using F-Scan

机译:使用F-Scan的功能性RTL电路的约束ATPG

获取原文

摘要

In this paper, we present an approach to constrained automatic test pattern generation (ATPG) for functional circuits at register-transfer level (RTL) with the help of a design-for-testability (DFT) technique called F-scan. The DFT method optimally utilizes existing functional elements and paths for test, thus it effectively reduces the hardware overhead due to test. This is done by arranging all registers in the circuit into F-scan-paths and augmenting necessary circuitry at RTL. After DFT, we create the constraint test generation model of the circuit based on the test environment obtained from the information of F-scan-paths. With this approach, only the applicable test vectors to the F-scan-paths can be generated and test application time is kept at the minimum. The comparison of F-scan with the performance of gate-level full scan design is shown through the experimental results.
机译:在本文中,我们借助一种称为F-scan的可测试性设计(DFT)技术,提出了一种在寄存器传输级(RTL)上对功能电路进行约束的自动测试模式生成(ATPG)的方法。 DFT方法可以最佳地利用现有的功能元素和路径进行测试,因此可以有效减少测试带来的硬件开销。这是通过将电路中的所有寄存器排列到F扫描路径并在RTL处增加必要的电路来完成的。 DFT之后,我们根据从F扫描路径信息获得的测试环境创建电路的约束测试生成模型。使用这种方法,仅可以生成适用于F扫描路径的测试向量,并且将测试应用时间保持在最短。实验结果显示了F扫描与门级全扫描设计性能的比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号