首页> 外文会议>2010 International Conference on Reconfigurable Computing and FPGAs >FPGA Implementation of Adjustable Wideband Fractional Delay FIR Filters
【24h】

FPGA Implementation of Adjustable Wideband Fractional Delay FIR Filters

机译:可调宽带分数延迟FIR滤波器的FPGA实现

获取原文
获取外文期刊封面目录资料

摘要

This paper describes a reconfigurable hardware implementation for wideband fractional delay FIR filters. The proposed implementation is based on a multirate Farrow structure, reducing in this way the arithmetic complexity compared to the modified Farrow structure, and allowing on line fractional delay value update. A minimax frequency optimization technique is used for computing the structure coefficients. In order to reduce the resources usage the structure filters multiplications are implemented using distribute arithmetic technique. The resulting filter implementation is tested through software simulation and hardware implementation tools. The filter performance is measured in terms of area, throughput and dynamic power consumption. Accordingly to the obtained results the described structure allows the implementation of wideband fractional delay FIR filters with online factional value update. A fine fractional delay resolution is achieved with the proposed hardware implementation.
机译:本文介绍了宽带分数延迟FIR滤波器的可重新配置硬件实现。所提出的实现是基于多速率Farrow结构的,与修改后的Farrow结构相比,它以这种方式降低了算术复杂性,并且允许在线分数延迟值更新。最小最大频率优化技术用于计算结构系数。为了减少资源使用,使用分布算术技术来实现结构滤波器乘法。通过软件仿真和硬件实施工具对生成的过滤器实施进行测试。滤波器的性能是根据面积,吞吐量和动态功耗来衡量的。根据获得的结果,所描述的结构允许实现具有在线派生值更新的宽带分数延迟FIR滤波器。通过提出的硬件实现,可以实现精细的分数延迟分辨率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号