【24h】

Design of FFT processor for IEEE802.16m MIMO-OFDM systems

机译:IEEE802.16m MIMO-OFDM系统的FFT处理器设计

获取原文

摘要

In this paper, an area-efficient FFT processor is proposed for IEEE 802.16m mobile WiMAX systems. The proposed scalable FFT processor can support the variable length of 512, 1024, 2048 and 4096. By reducing the required number of non-trivial multipliers with mixed-radix (MR) and multi-path delay commutator (MDC) architecture, the complexity of the proposed FFT processor is dramatically decreased without sacrificing system throughput. The proposed FFT processor was designed in hardware description language (HDL) and synthesized to gate-level circuits using 0.18um CMOS standard cell library. With the proposed architecture, the gate count for the processor is 49K and the size of memory is 96Kbits, which are reduced by 12% and 26%, respectively, compared with those of the 4-channel radix-2 MDC (R2MDC) FFT processor.
机译:本文针对IEEE 802.16m移动WiMAX系统,提出了一种面积高效的FFT处理器。所提出的可扩展FFT处理器可以支持512、1024、2048和4096的可变长度。通过使用混合基数(MR)和多路径延迟换向器(MDC)架构减少所需的非平凡乘法器数量,可以降低复杂度。所提出的FFT处理器在不牺牲系统吞吐量的情况下大大减少。拟议的FFT处理器采用硬件描述语言(HDL)设计,并使用0.18um CMOS标准单元库合成为门级电路。使用建议的体系结构,处理器的门数为49K,存储器大小为96Kbit,与4通道radix-2 MDC(R2MDC)FFT处理器相比,分别减少了12%和26%。 。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号