【24h】

Design of a 10-bit, 50MSPS pipeline CMOS ADC

机译:10位,50MSPS流水线CMOS ADC的设计

获取原文

摘要

Based on the principle of Pipeline ADC, a 10-bit, 50-MS/s pipeline A/D converter is presented in this paper. Combining with bootstrap circuit and bottom-plate sampling technology, a high linearity on-chip sample-and-hold (S/H) is realized. This ADC is optimized for high static and dynamic performance applications in imaging and digital communications. It operates at 1.2V power supply and achieves a power dissipation of 36 mW at typical case. The simulation results show that this ADC achieves over 56dB spurious-free dynamic range (SFDR) and 54DB SINAD. The prototype design is of a 10-bit pipeline ADC is fabricated in 0.13µm CMOS standard mixed-signal process, and the IP core occupies an area of 0.52mm2.
机译:基于流水线ADC的原理,本文提出了一种10位,50MS / s的流水线A / D转换器。结合自举电路和底板采样技术,可实现高线性度的片内采样保持(S / H)。该ADC针对成像和数字通信中的高静态和动态性能应用进行了优化。它在1.2V电源下工作,典型情况下的功耗为36mW。仿真结果表明,该ADC可实现超过56dB的无杂散动态范围(SFDR)和54DB SINAD。原型设计是采用0.13µm CMOS标准混合信号工艺制造的10位流水线ADC,IP内核占用的面积为0.52mm 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号