首页> 外文会议>Test Workshop, LATW, 2009 10th Latin American >Using mixed-mode test bus architecture to RF-based fault injection analysis and EMC fault debug
【24h】

Using mixed-mode test bus architecture to RF-based fault injection analysis and EMC fault debug

机译:使用混合模式测试总线架构进行基于RF的故障注入分析​​和EMC故障调试

获取原文

摘要

The impressive development of RF communications observed last years with the intensive use of RF modules in several Mixed Signal Integrated Circuit as well as industrial and automotive qualification process, requiring engaged products compliant with aggressive EMC standards, introduces a challenge on the IC fault analysis. This work discuss a cost effective solution, small die size area using a Mixed Signal Test Bus Interface (Analog Test Bus more Digital Wrapper) aimed at small and medium complexity ICs. The proposed approach provides a powerful real time debug channel for RFI fault analysis and internal failure mechanism identification. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed.
机译:令人印象深刻的开发RF通信的令人印象深刻的是,在几个混合信号集成电路和工业和汽车资格过程中,RF模块的密集使用,需要符合符合攻击EMC标准的工业和汽车资格处理,对IC故障分析引起了挑战。这项工作讨论了使用中小型复杂性IC的混合信号测试总线接口(模拟测试总线更多数字包装器)的成本有效的解决方案,小模尺寸区域。该方法为RFI故障分析和内部故障机制识别提供了强大的实时调试通道。该架构在硅试验车辆中实现,0.25U BICMOS技术,其中呈现和讨论了测量和结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号