首页> 外文会议>Signal Processing and Information Technology (ISSPIT) >FPGA implementation of blind adaptive decision feedback equalizer
【24h】

FPGA implementation of blind adaptive decision feedback equalizer

机译:盲自适应决策反馈均衡器的FPGA实现

获取原文

摘要

This paper considers field programmable gate array (FPGA) implementations for blind adaptive decision feedback equalizer (DFE) based on the IP core reported. The design can achieve channel equalization for 16-QAM and 64-QAM. Constant modulus algorithm (CMA) and multi-modulus algorithm (MMA) are considered for update the coefficients in the blind mode of operation which are followed by decision-directed (DD) mode. The system can work at a maximum clock frequency of 22 MHz. The design steps first consider fixed-point simulations using MATLAB fixed-point toolbox follows by FPGA implementations. The implementations are divided into complex weight update module, output computation module, error adjustment module, and decision device module. Finally, the DFE is implemented using Xilinx Virtex-II XC2VP100 FPGA.
机译:本文考虑了基于所报告的IP核的盲自适应决策反馈均衡器(DFE)的现场可编程门阵列(FPGA)实现。该设计可以实现16-QAM和64-QAM的信道均衡。考虑使用恒模算法(CMA)和多模算法(MMA)来更新盲操作模式下的系数,然后再执行决策导向(DD)模式。该系统可以在22 MHz的最大时钟频率下工作。设计步骤首先考虑使用MATLAB定点工具箱进行定点仿真,然后再进行FPGA实现。实现分为复杂权重更新模块,输出计算模块,误差调整模块和决策设备模块。最后,使用Xilinx Virtex-II XC2VP100 FPGA实现DFE。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号