首页> 外文会议>1st workshop on modules and libraries for proof assistants 2009 >A Simulation-Based Power-Aware Architecture Exploration of a Multiprocessor System-on-Chip Design
【24h】

A Simulation-Based Power-Aware Architecture Exploration of a Multiprocessor System-on-Chip Design

机译:多处理器片上系统设计的基于仿真的功率感知架构探索

获取原文

摘要

We present the design exploration of a System-on-Chip architecture dedicated to the implementation of the HIPERLAN/2 communication protocol. The task was accomplished by means of an ad-hoc C++ simulation environment, integrating power models for CPUs, memories and buses used in the design and incorporating software profiling capabilities. The architecture is based on two ARM microprocessors, an AMBA bus and a local bus, DMA unit and other peripherals. Software mapping on the processor has been based on the power/performance profiling results.
机译:我们介绍了专用于HIPERLAN / 2通信协议实现的片上系统体系结构的设计探索。该任务是通过一个临时的C ++仿真环境完成的,该环境集成了设计中使用的CPU,存储器和总线的电源模型,并集成了软件性能分析功能。该体系结构基于两个ARM微处理器,一个AMBA总线和一个本地总线,DMA单元和其他外围设备。处理器上的软件映射已基于电源/性能分析结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号