首页> 外文会议>1st workshop on modules and libraries for proof assistants 2009 >An Interconnect Channel Design Methodology for High Performance Integrated Circuits
【24h】

An Interconnect Channel Design Methodology for High Performance Integrated Circuits

机译:高性能集成电路的互连通道设计方法

获取原文

摘要

On-chip communication is becoming a bottleneck for high performance designs. Conventional interconnect design methodology does not account for architectures and/or communication schemes that require storage buffers (First-In-First-Out queues or FIFOs) in the interconnectchannel. For example, FIFOs and .ow-control are needed for Network-on-Chip, high performance ASICs and multiple clock domain designs. These IC implementation architectures require an efficient methodology to determine the size of the FIFOs in the channel since the FIFO sizes affect system performance. In this work we devised a methodology to size the FIFOs in an interconnect channel containing one or more FIFOs connected in series. We show that the sizing of the FIFOs in the channel is a function of system parameters such as data production rate and consumption rate, data burstiness, number of channel stages etc. and we also quantify their effect on performance. For a single clock design, we have developed an efficient algorithm which reduces the search space for the optimal sizing of the FIFOs in the channel.
机译:片上通信正在成为高性能设计的瓶颈。传统的互连设计方法不考虑在互连通道中需要存储缓冲区(首先第一输出队列或FIFO)的架构和/或通信方案。例如,网络上的电池,高性能ASIC和多个时钟域设计需要FIFO和.OW控制。这些IC实现架构需要有效的方法来确定信道中FIFO的大小,因为FIFO大小会影响系统性能。在这项工作中,我们设计了一种在包含一个或多个串联连接的FIFO的互连信道中的FIFO的方法。我们表明,频道中FIFO的大小是系统参数的函数,如数据生产率和消费率,数据突发,信道级数等,我们也会量化了它们对性能的影响。对于单个时钟设计,我们开发了一种有效的算法,可减少频道中FIFO的最佳尺寸的搜索空间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号