首页> 外文会议>Computer Design, 2009. ICCD 2009 >Efficient architectures for elliptic curve cryptography processors for RFID
【24h】

Efficient architectures for elliptic curve cryptography processors for RFID

机译:用于RFID的椭圆曲线密码处理器的高效架构

获取原文

摘要

RFID tags will supplant barcodes for product identification in the supply chain. The capability of a tag to be read without a line of sight is its principal benefit, but compromises the privacy of the tag owner. Public key cryptography can restore this privacy. Because of the extreme economic constraints of the application, die area and power consumption for cryptographic functions must be minimized. Elliptic curve processors efficiently provide the cryptographic capability needed for RFID. This paper proposes efficient architectures for elliptic curve processors in GF(2m). One design requires six m-bit registers and six Galois field multiply operations per key bit. The other design requires five m-bit registers and seven Galois field multiply operations per key bit. These processors require a small number of circuit elements and clock cycles while providing protection from simple side-channel attacks. Synthesis results are presented for power, area, and delay in 250, 130 and 90 nm technologies. Compared with prior designs from the literature, the proposed processors require less area and energy. For the B-163 curve, with bit-serial multiplier, the first proposed design synthesized in an IBM low-power 130 nm technology requires an area of 9613 gate equivalents, 163,355 cycles and 4.14 ¿J for an elliptic curve point multiplication. The other proposed design requires 8756 gate equivalents, 190,570 cycles and 4.19 ¿J.
机译:RFID标签将取代条形码,以识别供应链中的产品。无需视线即可读取标签的功能是其主要优点,但会损害标签所有者的隐私。公钥加密可以恢复这种隐私。由于该应用程序的极端经济限制,必须最小化密码功能的管芯面积和功耗。椭圆曲线处理器可有效提供RFID所需的加密功能。本文提出了GF(2 m )中椭圆曲线处理器的有效架构。一种设计要求每个密钥位有六个m位寄存器和六个Galois字段乘法运算。另一种设计要求每个密钥位有五个m位寄存器和七个Galois字段乘法运算。这些处理器需要少量的电路元件和时钟周期,同时提供免受简单边信道攻击的保护。给出了250、130和90 nm技术中功率,面积和延迟的综合结果。与文献中的现有设计相比,所提出的处理器需要更少的面积和能量。对于B-163曲线,使用位串行乘法器,在IBM低功耗130 nm技术中综合提出的第一个建议设计需要9613个门等效面积,163,355个周期和4.14 J J的面积。椭圆曲线点乘法。另一个建议的设计需要8756个门等效电路,190,570个周期和4.19×J。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号