【24h】

A 5GHz 0.18-μm CMOS technology PLL with a symmetry PFD

机译:具有对称性的5GHz0.18μmCMOS技术PLL

获取原文

摘要

A fast-locking low-jitter phase-locked loop (PLL)withA simple phase-frequency detector has been proposed. The phase-frequency detector is composed of only two XOR gates. It can achieve performances of both low jitter and short locking time simultaneously. The voltage-controlled oscillator within the PLL consists of four-stage ring oscillators which are coupled to each other and oscillate with the same frequency and a phase shift of 45 degrees. The PLL is fabricated in a 0.18-pm CMOS technology. Measured phase noise of the PLL output at 500kHz offset from the 5GHz center frequency is -102.6dBc/Hz. The circuit exhibitsA capture range of 280MHz andA low rms jitter of 2.06ps. The power dissipation excluding the output buffers is only 21.6 mW at a 1.8-V supply.
机译:提出了一种具有简单相位频率检测器的快速锁定低抖动锁相环(PLL)。相频检测器仅由两个XOR门组成。它可以同时实现低抖动和短锁定时间的性能。 PLL中的压控振荡器由四级环形振荡器组成,它们相互耦合并以相同的频率和45度的相移振荡。 PLL采用0.18-pm CMOS技术制造。相对于5GHz中心频率偏移500kHz时测得的PLL输出的相位噪声为-102.6dBc / Hz。该电路具有280MHz的捕获范围和2.06ps的低均方根抖动。在1.8V电源下,不包括输出缓冲器的功耗仅为21.6mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号