首页> 外文会议>CES/IEEE 5th International Power Electronics and Motion Control Conference (IPEMC 2006) >A Floating-point Coprocessor Configured by a FPGA in a Digital Platform Based on Fixed-point DSP for Power Electronics
【24h】

A Floating-point Coprocessor Configured by a FPGA in a Digital Platform Based on Fixed-point DSP for Power Electronics

机译:基于FPGA的电力电子定点DSP数字平台中的浮点协处理器

获取原文

摘要

A configurable floating-point coprocessor by a FPGA is designed to enhance the computational capability of the digital platform based on the fixed-point DSP, with which the platform will be competent to implement intensively computational tasks. Detailed design procedures of the coprocessor are presented. A new division algorithm is proposed by combining the lookup-table algorithm and multiplicative algorithm in order to reduce the number of Les(Logic Element in FPGA) and latency. Error analysis of the proposed algorithm shows that the maximum absolute approximate error is less than 2ulp(Unit in Last Place). The coprocessor speed can reach up to 25 MFLOP(Million Floating-point Operations). FFT algorithm is adopted to test the computational efficiency of the floating-point units. Experimental results show the computation time by FPU is five times less than that of DSP algorithms.
机译:FPGA可配置的浮点​​协处理器旨在基于固定点DSP提高数字平台的计算能力,平台将能够有能力实现集中计算任务。提出了协处理器的详细设计步骤。通过组合查找表算法和乘法算法来提出一种新的分割算法,以减少LES(FPGA中的逻辑元素)和延迟的数量。所提出的算法的误差分析表明,最大绝对近似误差小于2ULP(最后一个位置的单位)。协处理器速度可达高达25米摩尔多(百万浮点操作)。采用FFT算法来测试浮点单元的计算效率。实验结果显示FPU的计算时间比DSP算法的计算时间为5倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号