【24h】

Performance Verification of Circuits

机译:电路性能验证

获取原文

摘要

This paper describes a multi-level simulation strategy for verifying and optimizing VLSI circuit performance. Circuit simulation alone is insufficient for ensuring that VLSI designs meet performance targets. To meet VLSI needs, a tri-level family of simulation tools consisting of critical path analyzers, parasitic timing simulators, and circuit simulators is proposed. The relationship and interface between these tools, including how they combine "tops-down" and "bottoms-up" design methodologies, and some results from the initial implementation of this strategy in actual VLSI product designs are also discussed.
机译:本文介绍了一种用于验证和优化VLSI电路性能的多级仿真策略。仅电路仿真不足以确保VLSI设计达到性能目标。为了满足VLSI的需求,提出了一个三级仿真工具系列,该工具由关键路径分析仪,寄生时序仿真器和电路仿真器组成。还讨论了这些工具之间的关系和接口,包括它们如何结合“自上而下”和“自下而上”的设计方法,以及在实际VLSI产品设计中首次实施此策略的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号