【24h】

ASIP micro-code generation from high-level specifications

机译:从高级规范生成ASIP微代码

获取原文

摘要

Existing techniques in high-level synthesis mostly assume a simple controller model in the form of a single FSM. However, in reality more complex controller architectures are often used. On the other hand, in the case of programmable processors, the controller architecture is largely defined by the available control-flow instructions in the instruction set. This paper describes an important extension of an existing architectural synthesis system (AMICAL) targeting the generation of microcoded for ASIP controllers. The designer can then generate both style of architecture, hardwired and programmable, using the same synthesis system and can quickly evaluate the trade-offs of hardware decisions.
机译:高级合成中的现有技术主要假设单个FSM形式的简单控制器模型。但是,实际上通常使用更复杂的控制器架构。另一方面,在可编程处理器的情况下,控制器架构主要由指令集中的可用控制流指令定义。本文介绍了针对ASIP控制器的微胶体产生的现有架构合成系统(AMICAC)的重要扩展。然后,设计人员可以使用相同的合成系统生成架构,硬连线和可编程的样式,并可以快速评估硬件决策的权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号