【24h】

An FPGA based coprocessor for 3D affine transformations

机译:基于FPGA的3D仿射变换协处理器

获取原文

摘要

3D graphics performance is increasing faster than any other computing application. Almost all PC systems now include 3D graphics accelerators for games, Computer Aided Design (CAD) or visualization applications. This paper investigates the suitability of Field Programmable Gate Array (FPGA) devices as a low cost solution for implementing 3D affine transformations. A proposed solution based on processing large matrix multiplication has been implemented, for large 3D models, on the RC1000-PP Celoxica board based development platform using Handel-C, a C-like language supporting parallelism, flexible data size and compilation of high-level programs directly into FPGA hardware.
机译:3D图形性能的提高速度快于任何其他计算应用程序。现在,几乎所有PC系统都包括用于游戏,计算机辅助设计(CAD)或可视化应用程序的3D图形加速器。本文研究了现场可编程门阵列(FPGA)设备作为实现3D仿射变换的低成本解决方案的适用性。针对大型3D模型,已在基于RC1000-PP Celoxica板的开发平台上使用Handel-C(基于C的语言,支持并行性,灵活的数据大小和高级编译)实施了一种基于大型矩阵乘法的解决方案。程序直接进入FPGA硬件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号