首页> 外文会议>Test Symposium, 2003. ATS 2003. 12th Asian >A test generation approach for systems-on-chip that use intellectual property cores
【24h】

A test generation approach for systems-on-chip that use intellectual property cores

机译:使用知识产权核心的片上系统的测试生成方法

获取原文

摘要

In this paper, we propose a hierarchical automatic test pattern generation (ATPG) framework that can generate custom tests for full-scan systems-on-chip (SOCs) containing intellectual property (IP) cores without revealing much IP. The proposed ATPG is shown to be correct and complete and its average and worst case complexities are shown to be comparable with those of classical ATPG. The proposed ATPG reduces DFT overheads and test application costs. It also enables utilization of a range of test methodologies at the SOC level.
机译:在本文中,我们提出了一种分层自动测试模式生成(ATPG)框架,该框架可以为包含知识产权(IP)内核的全扫描片上系统(SOC)生成自定义测试,而无需透露太多IP。所提议的ATPG被证明是正确和完整的,并且其平均和最坏情况的复杂度被证明与经典ATPG相当。拟议的ATPG减少了DFT开销和测试应用程序成本。它还可以在SOC级别利用多种测试方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号