首页> 外文会议>Electron Devices and Solid-State Circuits, 2003 IEEE Conference on >Nanoscale science and technology - a device and engineering perspective
【24h】

Nanoscale science and technology - a device and engineering perspective

机译:纳米科学与技术-设备与工程学的观点

获取原文

摘要

Present-day silicon CMOS has already entered the nanoscale era, with general lithography feature size at 90 nm and minimum gate lengths below 50 nm. Continued device performance improvement is possible only through a combination of device scaling with new device structure and/or new materials. This paper reviews the recent progress in continuing CMOS scaling by introducing new device structures and new materials. Starting from an analysis of the sources of device performance improvements, we present technology options to achieving these performance enhancements.
机译:当前的硅CMOS已经进入纳米时代,其一般的光刻特征尺寸为90 nm,最小栅极长度在50 nm以下。只有通过将器件缩放比例与新器件结构和/或新材料相结合,才有可能继续提高器件性能。本文通过介绍新的器件结构和新材料,回顾了CMOS继续按比例缩小的最新进展。从对设备性能改进来源的分析开始,我们介绍了实现这些性能增强的技术选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号