首页> 外文会议>Correct Hardware Design and Verification Methods >Refinement-Based Formal Verification of Asynchronous Wrappers for Independently Clocked Domains in Systems on Chip
【24h】

Refinement-Based Formal Verification of Asynchronous Wrappers for Independently Clocked Domains in Systems on Chip

机译:片上系统中独立时钟域的异步包装基于精化的形式验证

获取原文

摘要

In this paper we propose a novel refinement-based technique to formally verify data transfer in an asynchronous timing framework. Novel data transfer models are proposed to represent data communication between two locally independent clock domains. As a case study, we apply our technique to verify data transfer in a previously published architecture for globally asynchronous locally synchronous on-chip systems. In this case study, we find several race conditions, hazards, and other dangers that were not mentioned in the original publication, and we find additional delay constraints that avoid some of the detected dangers.
机译:在本文中,我们提出了一种基于改进的新颖技术,可以在异步时序框架中正式验证数据传输。提出了新颖的数据传输模型来表示两个本地独立的时钟域之间的数据通信。作为案例研究,我们将我们的技术应用于验证以前发布的体系结构中用于全局异步本地同步片上系统的数据传输。在本案例研究中,我们发现了原始出版物中未提及的几种比赛条件,危险和其他危险,并且我们发现了其他延误约束,可以避免某些已发现的危险。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号