首页> 外文会议>Euromicro Conference, 2000. Proceedings of the 26th >ACTion: combining logic synthesis and technology mapping for MUX based FPGAs
【24h】

ACTion: combining logic synthesis and technology mapping for MUX based FPGAs

机译:ACTion:将逻辑综合与技术映射相结合,用于基于MUX的FPGA

获取原文

摘要

Technology mapping for multiplexor (MUX) based field programmable gate arrays (FPGAs) has widely been considered. A new algorithm is proposed that applies techniques from logic synthesis during mapping. By this, the target technology is considered in the minimization process. Binary decision diagrams (BDDs) are used as an underlying data structure due to the close relation between BDDs and MUX netlists. The algorithm uses local don't cares obtained by a greedy algorithm. The mapping is sped up by computing signatures. A trade-off quality versus runtime can be specified by the user by setting different parameters. Experimental results comparing the approach to the best known results show improvements of more than 30% for area and 40% for delay for many instances.
机译:基于复用器(MUX)的现场可编程门阵列(FPGA)的技术映射已被广泛考虑。提出了一种新算法,该算法在映射过程中应用了逻辑综合技术。由此,在最小化过程中考虑了目标技术。由于二进制决策图(BDD)与MUX网表之间的紧密关系,因此将其用作基础数据结构。该算法使用贪婪算法获得的局部无关位。通过计算签名加快了映射。用户可以通过设置不同的参数来权衡质量与运行时间。将方法与最著名的结果进行比较的实验结果表明,在许多情况下,面积改进了30%以上,延迟改进了40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号