首页> 外文会议>ACM/SIGDA international symposium on Field programmable gate arrays >Architectural enhancements in Stratix-III? and Stratix-IV?
【24h】

Architectural enhancements in Stratix-III? and Stratix-IV?

机译:Stratix-III的建筑增强?和Stratix-IV?

获取原文

摘要

This paper describes architectural enhancements in the Stratix-III" and Stratix-IV" FPGA architectures. These architectures feature programmable power management, which allows the power and performance of logic and routing to be varied to minimize total power without any performance loss. This paper describes the technique used for programmable power management, and describes the experimental evaluation that led to the choice of regions in these architectures. The memory architecture is also explored by adding heterogeneous memory mapping to the FPGA Modeling Toolkit, and used to explore LUT based memory structures. The ALM structure provides more inputs than required for a simple 6 LUT, which can be used with simple modifications to efficiently support simple dual-ported LUT based RAM. Replacing the Stratix-II" small memory blocks with LUT RAM and changing the size of other two memories is shown to reduce overall core area across a set of benchmark designs.
机译:本文介绍了Stratix-III“和Stratix-IV”FPGA架构中的架构增强功能。这些架构采用可编程电源管理,允许改变逻辑和路由的功率和性能,以最大限度地减少总功率而不会进行任何性能损失。本文介绍了用于可编程电源管理的技术,并描述了导致这些架构中区域选择的实验评估。还通过将异构内存映射添加到FPGA建模工具包,并用于探索基于LUT基于的内存结构的内存架构。 ALM结构提供比简单6 LUT所需的更多输入,这可以用于简单的修改,以有效地支持简单的双端口基于LUT基RAM。更换STRATIX-II“使用LUT RAM和更改其他两个存储器的大小的小存储器块,显示为减少一组基准设计的整体核心区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号