首页> 外文会议>Fault Tolerant Computing, 1996., Proceedings of Annual Symposium on >Two error-detecting and correcting circuits for space applications
【24h】

Two error-detecting and correcting circuits for space applications

机译:两个用于空间应用的检错和纠错电路

获取原文

摘要

The paper describes two error detection and correction (EDAC) circuits designed and manufactured for the European space program. One of the EDACs is for a 16 bit data bus and the other for a 32 bit data bus. Eight check bits are added to the 16/32 data bits, giving the possibility to correct all single errors (SEC), detect all double errors (DED) and detect any memory chip failure (SBD), with a 4 or 8 bit per chip organization. Generally, SEC-DED-SBD require more check bits than the number of bits per chip. However, assuming all chip errors (but not the bit errors) to be permanent, the implemented (40,32) and (24,16) codes can be used to obtain SEC-DED-SBD for a 8 bit per chip organization. For a memory having 4 bits per chip, the codes are true SEC-DED-SBD. The codes are constructed by. Adding extra check bits to a reorganization of ordinary odd weight column SEC-DED codes. The extra check bits are considered not to require any extra memory, since the number of memory chips needed are the same for 22 as for 24 (39 as for 40) bits, when the organization is by 4 or by 8.
机译:本文介绍了为欧洲太空计划设计和制造的两个错误检测和纠正(EDAC)电路。一个EDAC用于16位数据总线,另一个用于32位数据总线。将八个校验位添加到16/32数据位,从而可以纠正所有单个错误(SEC),检测所有双重错误(DED)和检测任何内存芯片故障(SBD),每个芯片4或8位组织。通常,SEC-DED-SBD需要的校验位比每个芯片的位数多。但是,假设所有芯片错误(但不是位错误)都是永久性的,则已实现的(40,32)和(24,16)代码可用于获得每个芯片组织8位的SEC-DED-SBD。对于每个芯片具有4位的存储器,代码为真实的SEC-DED-SBD。代码是由构造的。在普通奇数权重列SEC-DED代码的重组中增加了额外的校验位。额外的校验位被认为不需要任何额外的内存,因为当组织为4或8时,所需的存储芯片数与22位和24位(39位为40位)相同。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号